#### **General Description** The MAX4524L/MAX4525L are low-voltage, single-supply CMOS analog switches configured as a 4-channel multiplexer/demultiplexer (MAX4524L) and a doublepole/double-throw (DPDT) switch (MAX4525L). The MAX4524L/MAX4525L have an inhibit input to simultaneously open all switches. These devices operate from a single supply of +2V to +12V. They are optimized for operation with a +12V supply. The on-resistance is $100\Omega$ with a +12V supply. Each switch can handle Rail-to-Rail® analog signals. Off-leakage current measures only 2nA at +25°C. All digital inputs have 0.8V to 2.0V logic thresholds to ensure TTL/CMOS-logic compatibility when using a +12V supply. #### **Applications** Audio and Video Signal Routing **Data-Acquisition Systems** Communications Circuits Automotive **DSL Modems** #### Features - ♦ +3V Logic-Compatible Inputs $(V_{IH} = 2.0V, V_{IL} = 0.8V)$ - ♦ +2V to +12V Supply Operation - ♦ 100Ω On-Resistance with +12V Supply - ♦ Guaranteed 10Ω On-Resistance Match at +12V - ♦ Guaranteed 2nA Maximum Off-Leakage at +12V - **♦ TTL/CMOS-Logic Compatible** - ♦ Tiny 10-Pin TDFN (3mm × 3mm) and 10-Pin µMAX **Packages** #### **Ordering Information** | PART | TEMP RANGE | PIN-<br>PACKAGE | TOP<br>MARK | |-------------|----------------|------------------------|-------------| | MAX4524LEUB | -40°C to +85°C | 10 μMAX | _ | | MAX4524LETB | -40°C to +85°C | 10 TDFN<br>(3mm x 3mm) | AAL | | MAX4525LEUB | -40°C to +85°C | 10 μMAX | _ | | MAX4525LETB | -40°C to +85°C | 10 TDFN<br>(3mm x 3mm) | AAM | #### Pin Configurations/Functional Diagrams/Truth Tables Rail-to-Rail is a registered trademark of Nippon Motorola, Ltd. #### **ABSOLUTE MAXIMUM RATINGS** | (All Voltages Referenced to GND, Unless Otherwise Noted | .) | |---------------------------------------------------------|------| | V+0.3V to - | +13V | | Voltage at Any Pin (Note 1)0.3V to (V+ + 0 | | | Continuous Current into Any Terminal±2 | :0mA | | Peak Current NO_, NC_ or COM_ | | | (pulsed at 1ms, 10% duty cycle)±4 | 0mA | | ESD per Method 3015.7>20 | VOOC | | Continuous Power Dissipation (T <sub>A</sub> = +70°C) | |-------------------------------------------------------| | 10-Pin μMAX (derate 5.6mW/°C above +70°C)444mW | | 10-Pin TDFN (derate 24.4mW/°C above +70°C)1951mW | | Operating Temperature Range | | MAX452_E40°C to +85°C | | Storage Temperature Range65°C to +150°C | | Junction Temperature+150°C | | Lead Temperature (soldering, 10s)+300°C | Note 1: Voltages exceeding V+ or GND on any signal terminal are clamped by internal diodes. Limit forward-diode current to maximum current rating. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS—Single +12V Supply** $(V+ = 12V \pm 5\%, GND = 0V, V_{IH} = 2.0V, V_{IL} = 0.8V, T_A = T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at $T_A = +25$ °C.) (Notes 2, 3) | PARAMETER | SYMBOL | CONDITIONS | | TEMP | MIN | TYP | MAX | UNITS | |--------------------------------------|------------------------------------|---------------------------------------------------------------------------------------|----------|----------------|-----|-----|-----|-------| | ANALOG SWITCH | | | | | | | | | | Analog Signal Range | V <sub>COM</sub> , V <sub>NO</sub> | | | -40°C to +85°C | 0 | | V+ | V | | COM-NO/NC | Day | V+ = 11.4V, I <sub>COM</sub> = 1mA,<br>V <sub>COM</sub> = 10V | | +25°C | | 45 | 80 | Ω | | On-Resistance | Ron | | | -40°C to +85°C | | | 100 | | | COM-NO/NC<br>On-Resistance | ΔR <sub>ON</sub> | V+ = 11.4V, I <sub>COM</sub> = 1mA, | | +25°C | | 2 | 10 | - Ω | | Match Between Channels | $V_{COM} = 10V \text{ (Not)}$ | | e 4) | -40°C to +85°C | | | 15 | | | COM-NO/NC On-<br>Resistance Flatness | R <sub>FLAT</sub> | V+ = 11.4V, I <sub>COM</sub> = 1mA,<br>V <sub>COM</sub> = 1.5V, 6.0V, 10V<br>(Note 5) | | +25°C | | 5 | 12 | Ω | | NO/NO Off Lealings | INO(OFF) | V+ = 12.6V, V <sub>NO</sub> = 1.0V, 10V,<br>V <sub>COM</sub> = 10V, 1.0V (Note 6) | | +25°C | -2 | | +2 | nA | | NO/NC Off-Leakage | INC(OFF) | | | -40°C to +85°C | -10 | | +10 | | | 00110111 | I <sub>COM(OFF)</sub> | V+ = 12.6V,<br>V <sub>NO</sub> = 1V, 10V;<br>V <sub>COM</sub> = 10V, 1V<br>(Note 6) | MAX4524L | +25°C | -2 | | +2 | nA | | | | | | -40°C to +85°C | -50 | | +50 | | | COM Off-Leakage | | | MAX4525L | +25°C | -2 | | +2 | | | | | | | -40°C to +85°C | -25 | | +25 | | | COM ON-Leakage | ICOM(ON) | V+ = 12.6V,<br>V <sub>COM</sub> = 10V, 1V<br>(Note 6) | MAX4524L | +25°C | -2 | | +2 | nA | | | | | | -40°C to +85°C | -50 | | +50 | | | | | | MAX4525L | +25°C | -2 | | +2 | | | | | | | -40°C to +85°C | -25 | | +25 | | | DIGITAL I/O (INH, ADD_) | | | | | | | | | | Logic-Input Threshold High | V <sub>IH</sub> | | | -40°C to +85°C | | 1.5 | 2.0 | V | | Logic-Input Threshold Low | V <sub>I</sub> L | | | -40°C to +85°C | 0.8 | 1.5 | | V | | Input Current High | liH | $V_{ADD} = V_{INH} = 2.0V$ | | +25°C | -1 | | +1 | μΑ | | Input Current Low | I <sub>IL</sub> | $V_{ADD} = V_{INH} = 0.8V$ | | +25°C | -1 | | +1 | μΑ | #### **ELECTRICAL CHARACTERISTICS—Single +12V Supply (continued)** $(V+ = 12V \pm 5\%, GND = 0V, V_{IH} = 2.0V, V_{IL} = 0.8V, T_A = T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at $T_A = +25$ °C.) (Notes 2, 3) | PARAMETER | SYMBOL | CONDITIONS | | TEMP | MIN | TYP | MAX | UNITS | |--------------------------------------------|-----------------------|------------------------------------------------------------------------------------|---------------|----------------|-----|------|------|-------| | SWITCH DYNAMIC CHARACTERISTICS | | | | | | | | | | Labile it Town On Time | 1 | $V_{NO}$ = 10V, $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, Figure 1 | | +25°C | | 90 | 150 | ns | | Inhibit Turn-On Time | ton | | | -40°C to +85°C | | | 200 | | | Inhibit Turn-Off Time | +0== | $V_{NO}$ = 10V, R <sub>L</sub> = 300 $\Omega$ ,<br>C <sub>L</sub> = 35pF, Figure 1 | | +25°C | | 40 | 120 | ns | | Inhibit rum-on nine | toff | | | -40°C to +85°C | | | 180 | | | Address Transition Time | | $V_{NO}$ = 10V, $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, Figure 2 | | +25°C | | 90 | 150 | ns | | Address Transition Time | ttrans | | | -40°C to +85°C | | | 200 | | | Break-Before-Make Time | t <sub>BBM</sub> | $V_{NO} = 10V$ , $R_L = 300\Omega$ , $C_L = 35pF$ , Figure 3 | | +25°C | | 20 | | ns | | Charge Injection | Q | C = 1nF, Figure 4 | (Note 7) | +25°C | | 0.8 | | рС | | NO/NC Off-Capacitance | C <sub>NO(OFF)</sub> | $V_{NO_{-}} = 0V, f = 1N$ | MHz, Figure 5 | +25°C | | 4 | | рF | | COM Off-Capacitance | CCOM(OFF) | V <sub>NO</sub> _ = 0V, <i>f</i> = 1MHz, Figure 5 | MAX4524L | +25°C | | 14 | | pF | | CON OII-Capacitance | | | MAX4525L | +25°C | | 6 | | | | COM On Conneitons | C <sub>COM</sub> (ON) | $V_{NO} = 0V, f =$ | MAX4524L | +25°C | | 20 | | pF | | COM On-Capacitance | | 1MHz, Figure 5 | MAX4525L | +25°C | | 12 | | ρΓ | | Off-Isolation | V <sub>ISO</sub> | $R_L = 50\Omega$ , $f = 1MHz$ , Figure 6 | | +25°C | | 92 | | dB | | Channel-to-Channel<br>Crosstalk (MAX4525L) | V <sub>CT</sub> | $R_L = 50\Omega$ , $f = 1MHz$ , Figure 6 | | +25°C | | 96 | | dB | | On-Channel -3dB<br>Bandwidth | BW | Figure 6 | | +25°C | | 200 | | MHz | | Total Harmonic Distortion | THD | $R_L = 600\Omega$ , $V_{COM} = 2.5V_{P-P}$ , $20Hz$ to $20kHz$ BW | | +25°C | | 0.02 | | % | | POWER SUPPLY | | | | | | | | | | Power-Supply Range | V+ | | | -40°C to +85°C | 2 | | 12.6 | V | | D 0 1 0 : | 1. | V+ = 12.6V,<br>V <sub>ADD</sub> _ = V <sub>INH</sub> = V+ or 0V | | +25°C | -1 | | +1 | μА | | Power-Supply Current | l+ | | | -40°C to +85°C | -10 | | +10 | | - Note 2: The TDFN package is production tested at $T_A = +25$ °C. Limits over temperature are guaranteed by design. - Note 3: The algebraic convention used in this data sheet is where the most negative value is a minimum column. - Note 4: $\Delta R_{ON} = R_{ON(MAX)} R_{ON(MIN)}$ . - Note 5: Flatness is defined as the difference between the maximum and minimum value of on-resistance as measured over the specified analog signal ranges. - Note 6: Leakage parameters are 100% tested at maximum-rated hot operating temperature and guaranteed by design at T<sub>A</sub> = +25°C. - Note 7: Guaranteed by design, not production tested. #### **Typical Operating Characteristics** (V+ = 12V, $V_{INH}$ = GND, $T_A$ = +25°C, unless otherwise noted.) #### **Typical Operating Characteristics (continued)** (V+ = 12V, $V_{INH}$ = GND, $T_A$ = +25°C, unless otherwise noted.) #### **Pin Description** | PIN | | | FUNCTION | | | | | |----------|----------|-------------|--------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | MAX4524L | MAX4525L | NAME | FUNCTION | | | | | | 1 | _ | NO2 | Analog Switch Normally Open Input 2 | | | | | | _ | 1 | NOA | Analog Switch A Normally Open Input | | | | | | 2 | _ | NO3 | Analog Switch Normally Open Input 3 | | | | | | _ | 2 | COMA | Analog Switch A Common | | | | | | 3 | _ | NO1 | Analog Switch Normally Open Input 1 | | | | | | _ | 3 | NCA | Analog Switch A Normally Closed Input | | | | | | 4 | 4 | INH | Inhibit. Drive INH low or connect to GND for normal operation. Drive INH high or connect to V+ to turn all switches off. | | | | | | 5 | 5 | GND | Ground. Connect to digital ground (analog signals have no ground reference, but are limited to V+ and GND). | | | | | | 6 | _ | ADDB | Logic-Level Address Input (see Truth Tables) | | | | | | | 6 | ADD | Logic-Level Address Input (see Truth Tables) | | | | | | 7 | _ | ADDA | Logic-Level Address Input (see Truth Tables) | | | | | | | 7 | NCB | Analog Switch B Normally Closed Input | | | | | | 8 | _ | NO0 | Analog Switch Normally Open Input 0 | | | | | | | 8 | NOB | Analog Switch B Normally Open Input | | | | | | 9 | _ | COM | Analog Switch Common | | | | | | _ | 9 | COMB | Analog Switch A Common | | | | | | 10 | 10 | V+ | Positive Analog and Digital Supply Voltage. Bypass with a 0.1µF capacitor to GND. | | | | | | EP | EP | Exposed PAD | The bottom of the IC (TDFN package only) contains an exposed pad that must be tied externally to V+. | | | | | #### **Detailed Description** The MAX4524L/MAX4525L are low-voltage, single-supply CMOS analog switches that operate from a single supply of +2V to +12V. Operation with a +12V supply optimizes the performance by reducing their on-resistance to $100\Omega$ . The MAX4524L is configured as a 4-channel multiplexer/demultiplexer and the MAX4525L is a double-pole/double-throw (DPDT) switch. These devices have an inhibit input (INH) to simultaneously open all signal paths. Each switch can handle rail-to-rail analog signals. The off-leakage current is typically only 0.1nA at +25°C and 10nA (max) over temperature. All digital inputs have 0.8V to 2.0V logic-level thresholds, ensuring TTL/CMOS-logic compatibility when using a single +12V supply. ### Applications Information Power-Supply Considerations The MAX4524L/MAX4525L's construction is typical of most CMOS analog switches. The supply input, V+, is used to power the internal CMOS switches and set the limits of the analog voltage on any switch. Reverse ESD protection diodes are internally connected between each analog signal pin and both V+ and GND. If any analog signal exceeds V+ or goes below GND, one of these diodes conducts. During normal operation, these reverse-biased ESD diodes leak, forming the only current drawn from V+ or GND. Virtually all the analog leakage current comes from the ESD diodes. Although the ESD diodes on a given signal pin are identical, and therefore fairly well balanced, they are reverse biased differently. Each is biased by either V+ or GND and the analog signal. This means that leakage varies as the signal varies. The difference in the two diode leakages to the V+ and GND pins constitutes the analog signalpath leakage current. All analog leakage current flows between each pin and one of the supply terminals, not to the other switch terminal. This is why both sides of a given switch can show leakage currents of either the same or opposite polarity. There is no connection between the analog signal paths and GND. V+ and GND power the internal logic and logic-level translators, and set both the input and output logic limits. The logic-level translators convert the logic levels into switched V+ and GND signals to drive the gates of the analog signals. This drive signal is the only connection between the logic supplies (and signals) and the analog supplies. #### Test Circuits/Timing Diagrams Figure 1. Inhibit Switching Times #### Test Circuits/Timing Diagrams (continued) Figure 2. Address Transition Time #### Test Circuits/Timing Diagrams (continued) Figure 3. Break-Before-Make Interval Figure 4. Charge Injection #### Test Circuits/Timing Diagrams (continued) Figure 5. NO/COM Capacitance Figure 6. Off-Isolation, On-Loss, and Crosstalk #### Chip Information **TRANSISTOR COUNT: 219** PROCESS: CMOS #### **Package Information** (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) #### **Package Information (continued)** (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.